

# **NVIDIA TensorRT 8.6.10 Release Notes**

for DRIVE OS | NVIDIA Docs

# **Table of Contents**

| Revision History                         | iii |
|------------------------------------------|-----|
| Chapter 1. TensorRT for DRIVE OS         | 1   |
| 1.1. DRIVE OS Linux "Standard"           | 1   |
| 1.2. DRIVE OS QNX "Standard"             | 1   |
| 1.3. DRIVE OS QNX for Safety             | 1   |
| 1.4. DRIVE OS for Safety Proxy           | 2   |
| Chapter 2. Release Highlights            | 3   |
| 2.1. Breaking API Changes                | 3   |
| 2.2. Planned Upcoming Changes            | 3   |
| Chapter 3. New Features and Enhancements | 4   |
| Chapter 4. Fixed Issues                  | 6   |
| Chapter 5. Known Limitations             | 7   |
| Chapter 6. Known Issues                  | 11  |
| Chapter 7. TensorRT Release Properties   | 15  |
| 7.1. Hardware Precision                  | 16  |
| 7.2. Software Versions Per Platform      | 16  |
| 7.3. Compatibility                       | 17  |

# **Revision History**

This is the revision history of the NVIDIA TensorRT 8.6.10 Release Notes for DRIVE OS.

# **Document Revision History**

| Date             | Summary of Change |
|------------------|-------------------|
| January 20, 2023 | Initial draft     |
| January 23, 2023 | Start of review   |
| April 13, 2023   | End of review     |
| April 14, 2023   | Approval review   |

# List of Tables

| Table 1. | API Changes for DRIVE OS 6.0.7                     | 4  |
|----------|----------------------------------------------------|----|
| Table 2. | Fixed Issues in TensorRT 8.6.10                    | 6  |
| Table 3. | Known Limitations                                  | 7  |
| Table 4. | Known Issues                                       | 11 |
| Table 5. | TensorRT Release Properties                        | 15 |
| Table 6. | Hardware and Precision Support for TensorRT 8.6.10 | 16 |
| Table 7. | Software Versions per Platform for TensorRT 8.6.10 | 16 |

# Chapter 1. TensorRT for DRIVE OS

# **DRIVE OS Linux "Standard"**

The NVIDIA® TensorRT™ 8.6.10 for DRIVE® OS release includes a TensorRT Standard+Proxy package. The Standard+Proxy package for NVIDIA DRIVE OS users of TensorRT, which is available on all platforms except QNX safety, contains the builder, standard runtime, proxy runtime, consistency checker, parsers, Python bindings, sample code, standard and safety headers, and documentation. The builder can create engines suitable for the standard runtime, proxy runtime, and DLA. This release includes safety headers and the capability to build standard engines restricted to the scope of operations that will be supported by the safety and proxy runtimes in this and future NVIDIA DRIVE OS 6.0 releases.

# **DRIVE OS QNX "Standard"**

The NVIDIA TensorRT 8.6.10 for DRIVE OS release includes a TensorRT Standard+Safety Proxy package. The Standard+Safety Proxy package for NVIDIA DRIVE OS users of TensorRT contains the builder, standard runtime, proxy runtime, consistency checker, parsers, Python bindings, sample code, standard and safety headers, and documentation. The builder can create engines suitable for the standard runtime, proxy runtime, safety runtime, and DLA.

# **DRIVE OS QNX for Safety**

The safety package is available in the NVIDIA DRIVE OS 6.0.7.0 release. The safety package for NVIDIA DRIVE OS users of TensorRT, which is only available on QNX safety, contains the safety runtime, safety headers only, and the API documentation specific to the safety runtime.

### **DRIVE OS for Safety Proxy** 1.4.

### **Proxy runtime**

The TensorRT proxy runtime is a version of the safety runtime for platforms that are not safety certified. This includes NVIDIA DRIVE OS x86 SDK, NVIDIA DRIVE OS Linux SDK, NVIDIA DRIVE OS Linux PDK, NVIDIA DRIVE OS QNX SDK and NVIDIA DRIVE OS QNX PDK. The proxy runtime is part of the development flow for safety but it is not certified itself. The proxy runtime only supports engines with engine capability ksafety (safe engines).

### Safety headers

Headers allow applications to compile against the proxy runtime and the safety runtime.

### Safety runtime

The safety runtime is also a library that allows applications to load serialized engine plans and perform inference. It is only available for QNX safety. The safety runtime only supports engines with engine capability ksafety (safe engines).

# Chapter 2. Release Highlights

### 2.1. **Breaking API Changes**

- A new nvinfer1::safe::IPluginRegistry interface is introduced, which supersedes the existing nvinfer1::IPluginRegistry interface for users of the proxy and safety runtime. This change only affects users of the proxy and safety runtime. All other users can continue to use the existing nvinfer1::IPluginRegistry. Note that the return type of nvinfer1::safe::getSafePluginRegistry() was changed from nvinfer1::IPluginRegistry to nvinfer1::safe::IPluginRegistry.
- The new API nvinfer1::getBuilderSafePluginRegistry() was introduced, which supersedes the existing nvinfer1::getBuilderPluginRegistry() API for users of the proxy and safety runtime. This change only affects users of the proxy and safety runtime. All other users can continue to use the existing nvinfer1::getBuilderPluginRegistry() API.

# Planned Upcoming Changes

The following sections describe planned, upcoming changes for a future release.

### FloatingPointErrorInformation Update

The TensorRT safety and proxy runtimes will replace FloatingPointErrorInformation with a more generalized RunTimeErrorInformation. The RunTimeErrorInformation will provide a more generalized method for async error reporting at runtime. Note that you will be able to use the same API interface to interact with the new struct but the underlying structure will be changed to a bitmap to support more types of runtime error such as Gather out of bound. The bitmap will set a flag when a supported error type occurs in the runtime instead of counting the number of errors like the old FloatingPointErrorInformation.

# Chapter 3. New Features and **Enhancements**

This release includes support for these new features and enhancements.

### **API Changes**

The following table provides a summary of the TensorRT API changes for the NVIDIA DRIVE OS 6.0.7 release. Any changes that affect the safety runtime will also affect the proxy runtime.

Table 1. API Changes for DRIVE OS 6.0.7

| Interface                                | Impact                                                                                                                                                                                                                                                                   |
|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Safety Plugin Registry Interface Updates | Affected: A new API for the proxy runtime and safety runtime: getBuilderSafePluginRegistry().  Action: Refer to the Breaking API Changes section and the NVIDIA TensorRT 8.6.10 API Reference for DRIVE OS document to see the safety plugin registry interface updates. |

#### TensorRT Standard Build

The TensorRT 8.6 release includes changes to the TensorRT 8.6.0 Early Access (EA) standard builder and runtime that appear in TensorRT for DRIVE OS 6.0. For more information, refer to the NVIDIA TensorRT 8.6.0 EA Release Notes.

## **Documentation Changes**

The TensorRT 8.6.10 documentation has been updated accordingly:

The NVIDIA TensorRT 8.6.10 Developer Guide for DRIVE OS is based on the enterprise TensorRT 8.6.0 Early Access (EA) release. We have modified the TensorRT 8.6.0 EA

- Developer Guide documentation for DRIVE OS 6.0.7 accuracy. The TensorRT safety content has been removed.
- The TensorRT safety content is in the NVIDIA TensorRT 8.6.10 Safety Developer Guide Supplement for DRIVE OS. Refer to this PDF for all TensorRT safety specific documentation.

### IMatrixMultiplyLayer Support

The TensorRT 8.6.10 release supports a new layer - IMatrixMultiplyLayer, which extends the support of ONNX GEMM / MatMul operators to support non-constant inputs for both inputs. Refer to the NVIDIA TensorRT 8.6.10 API Reference for DRIVE OS or the NVIDIA TensorRT Operator's Reference documentation to get more information and limitations.

### Minimum Tensor Rank Scope Expansion

The TensorRT 8.6.10 release relaxes the input and output minimum tensor rank restrictions for several layers:

- ▶ The input and output tensor minimum rank of IElementWiseLayer: 1.
- ► The input tensor minimum rank of IShuffleLayer: 0.

Refer to the NVIDIA TensorRT 8.6.10 Safety Developer Guide Supplement for DRIVE OS to get detailed input and output tensor minimum rank restrictions for each ILayer.

# Chapter 4. Fixed Issues

The following NVIDIA DRIVE OS issues from the previous release are resolved in this release.

Table 2. Fixed Issues in TensorRT 8.6.10

| Feature | Module  | Description                                                                                                                                        |
|---------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 3827883 | Samples | The trtexec binary shipped with TensorRT had an unnecessary dependency on deprecated NVMedia libraries. This issue has been fixed in this release. |

# Chapter 5. Known Limitations

Table 3. **Known Limitations** 

| Feature | Module   | Description                                                                                                                                                                                                                                                                                                            |
|---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DLA     | TensorRT | DLA is not supported through<br>the TensorRT safety runtime.<br>The DLA loadables for<br>standard and safety can be<br>consumed by the cuDLA<br>runtime and the NvMedia<br>runtime.                                                                                                                                    |
| DLA     | TensorRT | When running on DLA, various layers have restrictions on supported parameters and input shapes. Some existing limitations for the convolution, fully connected, concatenation, and pooling layers were newly documented in this release. Refer to the NVIDIA TensorRT 8.6.10 Developer Guide for DRIVE OS for details. |
| DLA     | TensorRT | When running INT8 networks on DLA using TensorRT, avoid marking intermediate tensors as network outputs to reduce quantization errors by allowing layers to be fused and retain higher precision for intermediate results.                                                                                             |
| DLA     | TensorRT | There are two modes of SoftMax where the mode is                                                                                                                                                                                                                                                                       |

| Feature | Module   | Description                                                                                                                                                                                                                                                                                    |
|---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |          | chosen automatically based on<br>the shape of the input tensor,<br>where:                                                                                                                                                                                                                      |
|         |          | <ul> <li>the first mode triggers         when all non-batch, non-         axis dimensions are 1, and</li> <li>the second mode triggers         in other cases if valid.</li> </ul>                                                                                                             |
|         |          | The second of the two modes is supported only for DLA 3.9.0 and later. It involves approximations which may result in errors of a small degree. Also, batch size greater than 1 is supported only for DLA 3.9.0 and later.                                                                     |
|         |          | Refer to the NVIDIA TensorRT<br>8.6.10 Developer Guide for<br>DRIVE OS for details.                                                                                                                                                                                                            |
| DLA     | TensorRT | The DLA compiler can remove identity transposes, but it cannot fuse multiple adjacent transpose layers into a single transpose layer. Likewise, for reshape.                                                                                                                                   |
|         |          | For example, given a TensorRT IShuffleLayer consisting of two non-trivial transposes and an identity reshape in between, the shuffle layer will be translated into two consecutive DLA transpose layers, unless you merge the transposes together manually in the model definition in advance. |
| DLA     | TensorRT | Running networks on DLA with large batch sizes may produce incorrect outputs. It is                                                                                                                                                                                                            |

| Feature           | Module   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   |          | suggested to use batch size up to 64 to run networks on DLA.                                                                                                                                                                                                                                                                                                                                                                                                           |
| Layers            | TensorRT | For a list of safety-specific layer limitations, refer to the NVIDIA TensorRT 8.6.10 Safety Developer Guide Supplement for DRIVE OS.                                                                                                                                                                                                                                                                                                                                   |
| I/O Formats       | TensorRT | When using vectorized I/O formats, the extent of a tensor in a vectorized dimension might not be a multiple of the vector length. Elements in a partially occupied vector that are not within the tensor are referred to here as vectorpadding.  For input tensors, the application shall set vectorpadding elements to zero.  For output tensors, the value of vector-padding elements is undefined. In a future release, TensorRT will support setting them to zero. |
| Safety samples    | TensorRT | We cannot use -xcompiler -Wno-deprecated- declarations options for safety samples; that is a standard certified option. We only add it for standard builds. Seeing the deprecated warnings during the build is expected for this case.                                                                                                                                                                                                                                 |
| Execution context | TensorRT | The GPU memory allocated to each execution context is limited to 4 GiB. An error will be reported if more GPU memory is required.                                                                                                                                                                                                                                                                                                                                      |

| Feature           | Module   | Description                                                                                                                                                                                                           |
|-------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Execution context | TensorRT | Users of DRIVE OS must ensure that enqueueV3 () is not called concurrently by multiple execution contexts created from the same engine instance.                                                                      |
| Restricted mode   | TensorRT | If layer precision is not explicitly set,  IBuilder::isNetworkSupported may return True and building a standard engine with the ksafety_scope flag may pass while building a safe engine fails with the same network. |

# Chapter 6. Known Issues

Table 4. Known Issues

| Feature | Module           | Description                                                                                                                                                                                   |
|---------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3656116 | TensorRT runtime | What is the issue? There is an up to 7% performance regression for the 3D-UNet networks compared to TensorRT 8.4 EA when running in INT8 precision on NVIDIA Orin due to a functionality fix. |
|         |                  | How does it impact the customer? When running 3D-UNet networks in INT8 precision, the latency will be up to 7% longer than in TensorRT 8.4 EA.                                                |
|         |                  | If there is a workaround, what is it? To work around this issue, set the input type and format to kINT8 and kCHW32, respectively.                                                             |
|         |                  | When can we expect the fix? We do not plan to fix this performance regression since it was caused by a necessary fix for an accuracy issue.                                                   |
|         |                  | Is it for Standard/Safety, SDK/PDK? Standard, SDK                                                                                                                                             |

| Feature | Module           | Description                                                                                                                                                                                                                                                                                                                |
|---------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3263411 | TensorRT builder | What is the issue? For some networks, building and running an engine in the standard runtime will have better performance than the safety runtime. This can be due to various limitations in scope of the safety runtime including more limited tactics, tensor size limits, and operations supported in the safety scope. |
|         |                  | How does it impact the customer? Inference in the safety runtime may be significantly slower than in the standard runtime.                                                                                                                                                                                                 |
|         |                  | If there is a workaround, what is it? Depending on the network, it may or may not be possible to reorganize operations into a more efficient form matching the safety runtime scope.                                                                                                                                       |
|         |                  | What is the recommendation? It is recommended to work with NVIDIA and provide proxy networks as early as possible that demonstrate key performance metrics close to actual production networks.                                                                                                                            |
|         |                  | Is it for Standard/Safety, SDK/PDK? Standard, SDK                                                                                                                                                                                                                                                                          |
| 3988897 | TensorRT runtime | What is the issue? The INT8 accuracy of the safety runtime decreased ~5% in the Top 1/ Top5 results compared to the standard runtime for some networks such as ResNet, DenseNet, and GoogleNet.                                                                                                                            |

| Feature | Module           | Description                                                                                                                           |
|---------|------------------|---------------------------------------------------------------------------------------------------------------------------------------|
|         |                  | How does it impact the customer? The INT8 inference by the safety runtime may have a lower accuracy compared to the standard runtime. |
|         |                  | If there is a workaround, what is it? N/A                                                                                             |
|         |                  | When can we expect the fix? This issue is expected to be fixed in a future release.                                                   |
|         |                  | Is it for Standard/Safety, SDK/PDK? Safety, SDK                                                                                       |
| 3995364 | DLA              | What is the issue? Setting the DLA SRAM pool size to 0 can cause hangs or memory faults.                                              |
|         |                  | How does it impact the customer? It may not be possible to build or run DLA loadables with an SRAM pool size of 0.                    |
|         |                  | If there is a workaround, what is it? Set the SRAM pool size to at least 4 KiB.                                                       |
|         |                  | When can we expect the fix? This issue is expected to be fixed in a future release.                                                   |
|         |                  | Is it for Standard/Safety, SDK/PDK? Safety, Standard PDK                                                                              |
| 4001076 | TensorRT builder | What is the issue? ASCII control characters are not written correctly using unicode escape sequences for JSON writers.                |
|         |                  | How does it impact the customer? JSON files containing ASCII control characters can not be                                            |

| Feature | Module | Description                                                                                                                                                     |
|---------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |        | imported correctly using the Python built-in JSON parser. This also impacts the TRex tool's ability to import such a JSON file.                                 |
|         |        | If there is a workaround, what is it? Replace the unsupported control character using the following UNIX command:  sed 's/\x1E//g' incorrect.json >correct.json |
|         |        | When can we expect the fix? This issue is expected to be fixed in a future release.  Is it for Standard/Safety, SDK/PDK? Standard, Safety PDK                   |

# Chapter 7. TensorRT Release **Properties**

The following table describes the release properties and software versions.

Table 5. TensorRT Release Properties

|                                             |              |               | QNX AArch64 |              |  |
|---------------------------------------------|--------------|---------------|-------------|--------------|--|
|                                             | Linux x86-64 | Linux AArch64 | QNX Safety  | QNX Standard |  |
| Supported NVIDIA CUDA <sup>2</sup> versions | 11.4.22      | 11.4.22       | 11.4.22     | 11.4.22      |  |
| Supported NVIDIA cuDNN versions             | 8.9.0        | 8.9.0         | No          | 8.9.0        |  |
| TensorRT Python<br>API                      | Yes          | Yes           | No          | No           |  |
| NvUffParser                                 | Deprecated   | Deprecated    | No          | Deprecated   |  |
| NvOnnxParser                                | Yes          | Yes           | No          | Yes          |  |



Note: With the exception of QNX safety, which requires engines to be built and serialized on QNX standard, serialized engines are not generally portable across platforms or TensorRT versions. In the standard runtime, version numbers must match (in major, minor, patch, and build) for the previously generated serialized engine to be minimally compatible. For more information, refer to the NVIDIA TensorRT 8.6.10 Safety Developer Guide Supplement for DRIVE OS. In the NVIDIA TensorRT 8.6.10 safety runtime, version numbers for major, minor, and patch must be equal to the runtime version numbers, and equal to 8.6.10.

# Hardware Precision

The following table lists NVIDIA hardware and which precision modes each hardware supports. It also lists availability of Deep Learning Accelerator (DLA) on this hardware. For standard runtime, TensorRT supports SM 7.x or SM 8.x. For proxy runtime, TensorRT supports all hardware with capability of 8.x. For safety runtime, TensorRT supports hardware with capability of 8.7.

For more information, refer to the FAQ section in the NVIDIA TensorRT 8.6.10 Developer Guide for DRIVE OS.

Table 6. Hardware and Precision Support for TensorRT 8.6.10

| CUDA<br>Compute<br>Capabilit | Example<br>Device | TF32                                                      | FP32 | FP16 | INT8 | FP16<br>Tensor<br>Cores | INT8<br>Tensor<br>Cores | DLA |
|------------------------------|-------------------|-----------------------------------------------------------|------|------|------|-------------------------|-------------------------|-----|
| 8.7                          | NVIDIA<br>Orin    | No<br>(TensorRT<br>safe)<br>Yes<br>(TensorRT<br>standard) |      | Yes  | Yes  | Yes                     | Yes                     | Yes |
| 8.6                          | NVIDIA<br>A10     | Yes                                                       | Yes  | Yes  | Yes  | Yes                     | Yes                     | No  |
| 8.0                          | NVIDIA<br>PG199   | Yes                                                       | Yes  | Yes  | Yes  | Yes                     | Yes                     | No  |

# 7.2. Software Versions Per Platform

Table 7. Software Versions per Platform for TensorRT 8.6.10

| Platform             | Compiler Version    | Python Version |
|----------------------|---------------------|----------------|
| Ubuntu 20.04 x86-64  | gcc 9.3.0           | 3.8            |
| Ubuntu 20.04 AArch64 | gcc 9.3.0           | 3.8            |
| QNX AArch64          | QNX 7.1.0 Q++ 8.3.0 | N/A            |

# 7.3. Compatibility

TensorRT 8.6.10 has been tested with the following:

- ► CUDA 11.4.22
- ► cuDNN 8.9.0
- TensorFlow 1.15.5
- PyTorch 1.13.1
- ▶ <u>ONNX 1.12.0</u> and opset 13
- ▶ DLA 3.13
- ► ElementWise 2.6.8

#### Notice

This document is provided for information purposes only and shall not be regarded as a warranty of a certain functionality, condition, or quality of a product. NVIDIA Corporation ("NVIDIA") makes no representations or warranties, expressed or implied, as to the accuracy or completeness of the information contained in this document and assumes no responsibility for any errors contained herein. NVIDIA shall have no liability for the consequences or use of such information or for any infringement of patents or other rights of third parties that may result from its use. This document is not a commitment to develop, release, or deliver any Material (defined below), code, or functionality.

NVIDIA reserves the right to make corrections, modifications, enhancements, improvements, and any other changes to this document, at any time without notice

Customer should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

NVIDIA products are sold subject to the NVIDIA standard terms and conditions of sale supplied at the time of order acknowledgement, unless otherwise agreed in an individual sales agreement signed by authorized representatives of NVIDIA and customer ("Terms of Sale"). NVIDIA hereby expressly objects to applying any customer general terms and conditions with regards to the purchase of the NVIDIA product referenced in this document. No contractual obligations are formed either directly or indirectly by this document.

NVIDIA products are not designed, authorized, or warranted to be suitable for use in medical, military, aircraft, space, or life support equipment, nor in applications where failure or malfunction of the NVIDIA product can reasonably be expected to result in personal injury, death, or property or environmental damage. NVIDIA accepts no liability for inclusion and/or use of NVIDIA products in such equipment or applications and therefore such inclusion and/or use is at customer's own risk.

NVIDIA makes no representation or warranty that products based on this document will be suitable for any specified use. Testing of all parameters of each product is not necessarily performed by NVIDIA. It is customer's sole responsibility to evaluate and determine the applicability of any information contained in this document, ensure the product is suitable and fit for the application planned by customer, and perform the necessary testing for the application in order to avoid a default of the application or the product. Weaknesses in customer's product designs may affect the quality and reliability of the NVIDIA product and may result in additional or different conditions and/or requirements beyond those contained in this document. NVIDIA accepts no liability related to any default, damage, costs, or problem which may be based on or attributable to: (i) the use of the NVIDIA product in any manner that is contrary to this document or (ii) customer product designs.

No license, either expressed or implied, is granted under any NVIDIA patent right, copyright, or other NVIDIA intellectual property right under this document. Information published by NVIDIA regarding third-party products or services does not constitute a license from NVIDIA to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property rights of the third party, or a license from NVIDIA under the patents or other intellectual property rights.

Reproduction of information in this document is permissible only if approved in advance by NVIDIA in writing, reproduced without alteration and in full compliance with all applicable export laws and regulations, and accompanied by all associated conditions, limitations, and notices.

THIS DOCUMENT AND ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS, AND OTHER DOCUMENTS (TOGETHER AND SEPARATELY, "MATERIALS") ARE BEING PROVIDED "AS IS." NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY, OR OTHERWISE WITH RESPECT TO THE MATERIALS, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE. TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL NVIDIA BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF NVIDIA HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Notwithstanding any damages that customer might incur for any reason whatsoever, NVIDIA's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms of Sale for the product.

#### Arm

Arm, AMBA and Arm Powered are registered trademarks of Arm Limited. Cortex, MPCore and Mali are trademarks of Arm Limited. "Arm" is used to represent Arm Holdings plc; its operating company Arm Limited; and the regional subsidiaries Arm Inc.; Arm KK; Arm Korea Limited.; Arm Taiwan Limited; Arm France SAS; Arm Consulting (Shanghai) Co. Ltd.; Arm Germany GmbH; Arm Embedded Technologies Pvt. Ltd.; Arm Norway, AS and Arm Sweden AB.

#### **HDMI**

HDMI, the HDMI logo, and High-Definition Multimedia Interface are trademarks or registered trademarks of HDMI Licensing LLC.

#### Blackberry/QNX

Copyright © 2020 BlackBerry Limited. All rights reserved.

Trademarks, including but not limited to BLACKBERRY, EMBLEM Design, QNX, AVIAGE, MOMENTICS, NEUTRINO and QNX CAR are the trademarks or registered trademarks of BlackBerry Limited, used under license, and the exclusive rights to such trademarks are expressly reserved.

#### Google

Android, Android TV, Google Play and the Google Play logo are trademarks of Google, Inc.



#### Trademarks

NVIDIA, the NVIDIA logo, and CUDA, DALI, DGX-1, DRIVE, JetPack, Orin, Pegasus, TensorRT, Triton and Xavier are trademarks and/or registered trademarks of NVIDIA Corporation in the United States and other countries. Other company and product names may be trademarks of the respective companies with which they are associated.

#### Copyright

 $^{\hbox{\scriptsize 0}}$  2017-2023 NVIDIA Corporation & affiliates. All rights reserved.

